Difference between revisions of "N200/N210"

From Ettus Knowledge Base
Jump to: navigation, search
(Key Features)
(Physical Specifications)
(39 intermediate revisions by the same user not shown)
Line 4: Line 4:
 
== Key Features==
 
== Key Features==
 
===N200===
 
===N200===
* Xilinx® Spartan® 3A-DSP 1800 FPGA
+
{|
* 14 bit 100 MS/s dual ADC
+
|style="vertical-align:top"|
* 16 bit 400 MS/s dual DAC
+
* Frequency range: DC - 6 GHz with suitable daughterboard
+
* Up to 50 MS/s in both directions
+
* Full duplex, SISO (1 Tx & 1 Rx)
+
* Fully-Coherent MIMO Capability
+
* Optional GPSDO
+
* Gigabit Ethernet connectivity
+
 
+
===N210===
+
* Xilinx® Spartan® 3A-DSP 3400 FPGA
+
* 14 bit 100 MS/s dual ADC
+
* 16 bit 400 MS/s dual DAC
+
* Frequency range: DC - 6 GHz with suitable daughterboard
+
* Up to 50 MS/s in both directions
+
* Full duplex, SISO (1 Tx & 1 Rx)
+
* Fully-Coherent MIMO Capability
+
* Optional GPSDO
+
* Gigabit Ethernet connectivity
+
 
+
 
+
==update==
+
===USRP N200===
+
 
+
 
*50 MHz of RF bandwidth with 8 bit samples
 
*50 MHz of RF bandwidth with 8 bit samples
 
*25 MHz of RF bandwidth with 16 bit samples
 
*25 MHz of RF bandwidth with 16 bit samples
Line 34: Line 11:
 
*MIMO capable - requires two or more USRP N200 devices as motherboard has one daughterboard slot (1 RX + 1 TX connectors)
 
*MIMO capable - requires two or more USRP N200 devices as motherboard has one daughterboard slot (1 RX + 1 TX connectors)
 
*Onboard FPGA processing
 
*Onboard FPGA processing
*FPGA: Xilinx Spartan XC3SD1800A
+
*FPGA: Xilinx® Spartan® 3A-DSP XC3SD1800A
 
*ADCs: 14-bits 100 MS/s
 
*ADCs: 14-bits 100 MS/s
 
*DACs: 16-bits 400 MS/s
 
*DACs: 16-bits 400 MS/s
Line 41: Line 18:
 
*Optional internal GPS locked reference oscillator
 
*Optional internal GPS locked reference oscillator
 
*FPGA code can be changed with Xilinx® ISE® WebPACK™ tools
 
*FPGA code can be changed with Xilinx® ISE® WebPACK™ tools
 +
*Frequency range: DC - 6 GHz with suitable daughterboard
 +
|[[File:Product n200.jpg|250px|center]]
 +
|}
  
===USRP N210===
+
===N210===
 
+
{|
 +
|style="vertical-align:top"|
 
*50 MHz of RF bandwidth with 8 bit samples
 
*50 MHz of RF bandwidth with 8 bit samples
 
*25 MHz of RF bandwidth with 16 bit samples
 
*25 MHz of RF bandwidth with 16 bit samples
Line 49: Line 30:
 
*MIMO capable - requires two or more USRP N210 devices as motherboard has one daughterboard slot (1 RX + 1 TX connectors)
 
*MIMO capable - requires two or more USRP N210 devices as motherboard has one daughterboard slot (1 RX + 1 TX connectors)
 
*Onboard FPGA processing
 
*Onboard FPGA processing
*FPGA: Xilinx Spartan XC3SD3400A
+
*FPGA: Xilinx® Spartan® 3A-DSP XC3SD3400A
 
*ADCs: 14-bits 100 MS/s
 
*ADCs: 14-bits 100 MS/s
 
*DACs: 16-bits 400 MS/s
 
*DACs: 16-bits 400 MS/s
Line 56: Line 37:
 
*Optional internal GPS locked reference oscillator
 
*Optional internal GPS locked reference oscillator
 
*FPGA code can only be changed with the paid version of the Xilinx® ISE® Design Suite tools
 
*FPGA code can only be changed with the paid version of the Xilinx® ISE® Design Suite tools
 +
*Frequency range: DC - 6 GHz with suitable daughterboard
 +
|[[File:Product n210.jpg|250px|center]]
 +
|}
  
 
==Compatible Daughterboards==
 
==Compatible Daughterboards==
Line 64: Line 48:
 
* LFRX / LFTX
 
* LFRX / LFTX
 
* BasicRX / BasicTX
 
* BasicRX / BasicTX
* TVRX2
+
* DBSRX2 (EOL)
* DBSRX2
+
* RFX Series (EOL)
 +
* TVRX2 (EOL)
  
 
==RF Specifications==
 
==RF Specifications==
===RF Performance (with WBX)===
+
===RF Performance Data (with WBX)===
 
* SSB/LO Suppression -35/50 dBc
 
* SSB/LO Suppression -35/50 dBc
 
* Phase Noise 1.8 GHz 10kHz -80 dBc/Hz
 
* Phase Noise 1.8 GHz 10kHz -80 dBc/Hz
Line 77: Line 62:
 
* Typical Noise Figure 5 dB
 
* Typical Noise Figure 5 dB
  
==Clocks and Samples Rates==
+
==Hardware Specifications==
* FIXME NEEL
+
* Ettus Research recommends to always use the latest stable version of UHD
 +
 
 +
===N200===
 +
* Current Hardware Revision: 4
 +
* Minimum version of UHD required: 3.8.0
 +
 
 +
===N210===
 +
* Current Hardware Revision: 4
 +
* Minimum version of UHD required: 3.8.0
  
 
==Physical Specifications==
 
==Physical Specifications==
Line 84: Line 77:
 
===Dimensions===
 
===Dimensions===
 
22 x 16 x 5 cm
 
22 x 16 x 5 cm
 +
 +
===Weight===
 +
1.2 kg
 +
 +
===Drawings===
 +
* [[File:cu usrp-n2x0 motherboard.pdf]]
 +
* [[File:cu ettus-usrp-n2x0.pdf]]
 +
 +
===CAD/STP Models===
 +
====N2xx====
 +
* [[Media:cu usrp-n2x0 motherboard.stp.gz| Motherboard]]
 +
 +
====N2xx Enclosure====
 +
* [[Media:cu ettus-usrp-n2x0.stp.gz|Enclosure]]
  
 
==Environmental Specifications==
 
==Environmental Specifications==
 
===Operating Temperature Range===
 
===Operating Temperature Range===
* N200/N210 0-40 °C
+
* N200/N210: 25 °C
 +
 
 +
===Operating Humidity Range===
 +
* 10% to 90% non-condensing
  
 
==Schematics==
 
==Schematics==
Line 93: Line 103:
 
[http://files.ettus.com/schematics/n200/n2xx.pdf N200/N210 Schematics]
 
[http://files.ettus.com/schematics/n200/n2xx.pdf N200/N210 Schematics]
  
==Datasheets==
+
==Key Component Datasheets==
* Dual Channel, 16-Bit DAC - [http://www.analog.com/media/en/technical-documentation/data-sheets/AD9777.pdf AD9777]
+
{| class="wikitable" style="width:80%"
 +
!Part Number
 +
!Description
 +
!Schematic ID (Page)
 +
|-
 +
|[http://www.analog.com/media/en/technical-documentation/data-sheets/AD9777.pdf AD9777]
 +
|Dual Channel, 16-Bit DAC
 +
|U3 (1)
 +
|-
 +
|[http://www.ti.com/lit/ds/symlink/ads62p45.pdf ADS62P4X]
 +
|Dual Channel, 14-Bit ADC
 +
|U2 (1)
 +
|-
 +
|[http://www.xilinx.com/support/documentation/data_sheets/ds529.pdf XC3SD3400AFG676]
 +
|FPGA
 +
|U1 (2,8,9,10,11,12)
 +
|-
 +
|[http://www.analog.com/media/en/technical-documentation/data-sheets/AD9510.pdf AD9510]
 +
|Clock Distribution IC
 +
|U9 (4)
 +
|-
 +
|[http://download.siliconexpert.com/pdfs/2008/04/26/isys/lsi/ds06-161gphy_et1011c_09-28-2007.pdf ET1011C2]
 +
|Gigabit Ethernet Transceiver
 +
|U12 (6)
 +
|-
 +
|[http://www.cypress.com/file/43236/download CY7C1354C]
 +
|Pipelined SRAM
 +
|U19 (7)
 +
|-
 +
|[http://www.ti.com/lit/ds/symlink/max232.pdf MAX232]
 +
|Drivers/Receiver
 +
|U25 (10)
 +
|-
 +
|}
  
* Dual Channel, 14-Bit ADC - [http://www.ti.com/lit/ds/symlink/ads62p45.pdf ADS62P4X]
+
==FPGA==
 +
* Utilization statistics are subject to change between UHD releases. This information is current as of UHD 3.9.4 and was taken directly from Xilinx Vivado 2014.4.
  
* FPGA - [http://www.xilinx.com/support/documentation/data_sheets/ds529.pdf XC3SD3400AFG676] - Double check
+
===N200===
 +
<pre>
 +
Device utilization summary:
 +
---------------------------
  
* AD56x3
+
Selected Device : 3sd1800afg676-5
  
* Clock Distribution IC - [http://www.analog.com/media/en/technical-documentation/data-sheets/AD9510.pdf AD9510]
+
Number of Slices:                    18356  out of  16640  110% (*)
 +
Number of Slice Flip Flops:         20466  out of  33280    61%
 +
Number of 4 input LUTs:              32968  out of  33280    99%
 +
    Number used as logic:            28511
 +
    Number used as Shift registers:    3945
 +
    Number used as RAMs:                512
 +
Number of IOs:                        338
 +
Number of bonded IOBs:                331  out of    519    63%
 +
    IOB Flip Flops:                    342
 +
Number of BRAMs:                        41  out of    84    48%
 +
Number of GCLKs:                        6  out of    24    25%
 +
Number of DCMs:                          1  out of      8    12%
 +
Number of DSP48s:                      31  out of    84    36%
 +
</pre>
  
* Gigabit Ethernet Transceiver - [http://download.siliconexpert.com/pdfs/2008/04/26/isys/lsi/ds06-161gphy_et1011c_09-28-2007.pdf ET1011C2]
+
===N210===
 +
<pre>
 +
Device utilization summary:
 +
---------------------------
  
* Pipelined SRAM - [http://www.cypress.com/file/43236/download CY7C1354C]
+
Selected Device : 3sd3400afg676-5
  
* Drivers/Receiver [http://www.ti.com/lit/ds/symlink/max232.pdf MAX232]
+
Number of Slices:                   18349  out of  23872    76%
 +
Number of Slice Flip Flops:          20475  out of  47744    42%
 +
Number of 4 input LUTs:              32986  out of  47744    69%
 +
    Number used as logic:            28529
 +
    Number used as Shift registers:    3945
 +
    Number used as RAMs:                512
 +
Number of IOs:                        338
 +
Number of bonded IOBs:                331  out of    469    70%
 +
    IOB Flip Flops:                    342
 +
Number of BRAMs:                        41  out of    126    32%
 +
Number of GCLKs:                        6  out of    24    25%
 +
Number of DCMs:                          1  out of      8    12%
 +
Number of DSP48s:                      31  out of    126    24%
  
==Mechanical Info==
+
</pre>
 
+
===Weight===
+
1.2 kg
+
 
+
===Drawings===
+
 
+
==FPGA==
+
The available resources on the FPGA will vary depending on the code written for it. Based on the 27 March 2012 FPGA code build, the following resources are available:
+
 
+
===USRP N200 (Xilinx Spartan 3A DSP - XC3SD1800A FPGA)===
+
*General Logic:
+
**Flip Flops: 41% free
+
**LUTs: 9% free
+
*Memory: 52% free
+
*DSP Resources: 64% free
+
 
+
===USRP N210 (Xilinx Spartan 3A DSP - XC3SD3400A FPGA)===
+
*General Logic:
+
**Flip Flops: 59% free
+
**LUTs: 37% free
+
*Memory: 68% free
+
*DSP Resources: 76% free
+
  
 
==Interfaces and Connectivity==
 
==Interfaces and Connectivity==
 
===N200/N210===
 
===N200/N210===
 
* Gigabit Ethernet
 
* Gigabit Ethernet
 
==Multiple Device Configuration==
 
* [ADD]
 
  
 
==Certifications==
 
==Certifications==
 
===RoHS===
 
===RoHS===
 
As of December 1st, 2010 all Ettus Research products are RoHS compliant unless otherwise noted. More information can be found at [http://ettus.com/legal/rohs-information http://ettus.com/legal/rohs-information]
 
As of December 1st, 2010 all Ettus Research products are RoHS compliant unless otherwise noted. More information can be found at [http://ettus.com/legal/rohs-information http://ettus.com/legal/rohs-information]
 +
 +
===China RoHS===
 +
'''Management Methods for Controlling Pollution Caused by Electronic Information Products Regulation'''
 +
 +
'''Chinese Customers'''
 +
 +
National Instruments is in compliance with the Chinese policy on the Restriction of Hazardous Substances (RoHS) used in Electronic Information Products. For more information about the National Instruments China RoHS compliance, visit [http://www.ni.com/environment/rohs_china ni.com/environment/rohs_china].
  
 
==Certificate of Volatility==
 
==Certificate of Volatility==
* N200/N210
+
===N200/N210===
 +
* [[Media:volatility USRP N200 N210 r2.pdf]]
  
==Downloads (FPGA images, E310 images, etc.)==
+
==Recovering the N200/N210==
 +
For a detailed guide to recovering the N200/N210, please see the [[N200/N210 Device Recovery]] application note.
 +
 
 +
==Downloads==
 
[http://files.ettus.com/manual/md_fpga.html FPGA Resources]
 
[http://files.ettus.com/manual/md_fpga.html FPGA Resources]
  
Line 157: Line 218:
  
  
==Application Notes==
 
* [[USRP N Series Quick Start (Daughterboard Installation)]]
 
 
==FAQ==
 
  
[[Category:Product Resource Pages]]
+
[[Category:Hardware Resources]]

Revision as of 14:35, 21 August 2019

Device Overview

The USRP Network Series offers high-bandwidth, high-dynamic range processing capability. The Gigabit Ethernet interface of the USRP Network Series allows high-speed streaming capability up to 50 MS/s in both directions (8-bit samples). These features, combined with plug-and-play MIMO capability make the USRP Network an ideal candidate for software defined radio systems with demanding performance requirements.

Key Features

N200

  • 50 MHz of RF bandwidth with 8 bit samples
  • 25 MHz of RF bandwidth with 16 bit samples
  • Gigabit Ethernet connectivity
  • MIMO capable - requires two or more USRP N200 devices as motherboard has one daughterboard slot (1 RX + 1 TX connectors)
  • Onboard FPGA processing
  • FPGA: Xilinx® Spartan® 3A-DSP XC3SD1800A
  • ADCs: 14-bits 100 MS/s
  • DACs: 16-bits 400 MS/s
  • Ability to lock to external 5 or 10 MHz clock reference
  • TCXO Frequency Reference (~2.5ppm)
  • Optional internal GPS locked reference oscillator
  • FPGA code can be changed with Xilinx® ISE® WebPACK™ tools
  • Frequency range: DC - 6 GHz with suitable daughterboard
Product n200.jpg

N210

  • 50 MHz of RF bandwidth with 8 bit samples
  • 25 MHz of RF bandwidth with 16 bit samples
  • Gigabit Ethernet connectivity
  • MIMO capable - requires two or more USRP N210 devices as motherboard has one daughterboard slot (1 RX + 1 TX connectors)
  • Onboard FPGA processing
  • FPGA: Xilinx® Spartan® 3A-DSP XC3SD3400A
  • ADCs: 14-bits 100 MS/s
  • DACs: 16-bits 400 MS/s
  • Ability to lock to external 5 or 10 MHz clock reference
  • TCXO Frequency Reference (~2.5ppm)
  • Optional internal GPS locked reference oscillator
  • FPGA code can only be changed with the paid version of the Xilinx® ISE® Design Suite tools
  • Frequency range: DC - 6 GHz with suitable daughterboard
Product n210.jpg

Compatible Daughterboards

  • SBX-40
  • UBX-40
  • WBX-40
  • CBX-40
  • LFRX / LFTX
  • BasicRX / BasicTX
  • DBSRX2 (EOL)
  • RFX Series (EOL)
  • TVRX2 (EOL)

RF Specifications

RF Performance Data (with WBX)

  • SSB/LO Suppression -35/50 dBc
  • Phase Noise 1.8 GHz 10kHz -80 dBc/Hz
  • Phase Noise 1.8 GHz 100kHz -100 dBc/Hz
  • Phase Noise 1.8 GHz 1MHz -137 dBc/Hz
  • Power Output 15 dBm
  • IIP3 (@ typ NF) 0 dBm
  • Typical Noise Figure 5 dB

Hardware Specifications

  • Ettus Research recommends to always use the latest stable version of UHD

N200

  • Current Hardware Revision: 4
  • Minimum version of UHD required: 3.8.0

N210

  • Current Hardware Revision: 4
  • Minimum version of UHD required: 3.8.0

Physical Specifications

Dimensions

22 x 16 x 5 cm

Weight

1.2 kg

Drawings

CAD/STP Models

N2xx

N2xx Enclosure

Environmental Specifications

Operating Temperature Range

  • N200/N210: 25 °C

Operating Humidity Range

  • 10% to 90% non-condensing

Schematics

N200/N210

N200/N210 Schematics

Key Component Datasheets

Part Number Description Schematic ID (Page)
AD9777 Dual Channel, 16-Bit DAC U3 (1)
ADS62P4X Dual Channel, 14-Bit ADC U2 (1)
XC3SD3400AFG676 FPGA U1 (2,8,9,10,11,12)
AD9510 Clock Distribution IC U9 (4)
ET1011C2 Gigabit Ethernet Transceiver U12 (6)
CY7C1354C Pipelined SRAM U19 (7)
MAX232 Drivers/Receiver U25 (10)

FPGA

  • Utilization statistics are subject to change between UHD releases. This information is current as of UHD 3.9.4 and was taken directly from Xilinx Vivado 2014.4.

N200

Device utilization summary:
---------------------------

Selected Device : 3sd1800afg676-5

 Number of Slices:                    18356  out of  16640   110% (*)
 Number of Slice Flip Flops:          20466  out of  33280    61%
 Number of 4 input LUTs:              32968  out of  33280    99%
    Number used as logic:             28511
    Number used as Shift registers:    3945
    Number used as RAMs:                512
 Number of IOs:                         338
 Number of bonded IOBs:                 331  out of    519    63%
    IOB Flip Flops:                     342
 Number of BRAMs:                        41  out of     84    48%
 Number of GCLKs:                         6  out of     24    25%
 Number of DCMs:                          1  out of      8    12%
 Number of DSP48s:                       31  out of     84    36%

N210

Device utilization summary:
---------------------------

Selected Device : 3sd3400afg676-5

 Number of Slices:                    18349  out of  23872    76%
 Number of Slice Flip Flops:          20475  out of  47744    42%
 Number of 4 input LUTs:              32986  out of  47744    69%
    Number used as logic:             28529
    Number used as Shift registers:    3945
    Number used as RAMs:                512
 Number of IOs:                         338
 Number of bonded IOBs:                 331  out of    469    70%
    IOB Flip Flops:                     342
 Number of BRAMs:                        41  out of    126    32%
 Number of GCLKs:                         6  out of     24    25%
 Number of DCMs:                          1  out of      8    12%
 Number of DSP48s:                       31  out of    126    24%

Interfaces and Connectivity

N200/N210

  • Gigabit Ethernet

Certifications

RoHS

As of December 1st, 2010 all Ettus Research products are RoHS compliant unless otherwise noted. More information can be found at http://ettus.com/legal/rohs-information

China RoHS

Management Methods for Controlling Pollution Caused by Electronic Information Products Regulation

Chinese Customers

National Instruments is in compliance with the Chinese policy on the Restriction of Hazardous Substances (RoHS) used in Electronic Information Products. For more information about the National Instruments China RoHS compliance, visit ni.com/environment/rohs_china.

Certificate of Volatility

N200/N210

Recovering the N200/N210

For a detailed guide to recovering the N200/N210, please see the N200/N210 Device Recovery application note.

Downloads

FPGA Resources

UHD Stable Binaries

UHD Source Code on Github